# **UDA1338H** ## Multichannel audio coder-decoder Rev. 03 — 16 February 2005 **Product data sheet** The UDA1338H is a single-chip consisting of 4 plus 1 analog-to-digital converters and 6 digital-to-analog converters with signal processing features employing bitstream conversion techniques. The multichannel configuration makes the device eminently suitable for use in digital audio equipment which incorporates surround feature. The UDA1338H supports conventional 2 channels per line data transfer conformable to the I<sup>2</sup>S-bus format with word lengths of up to 24 bits, the MSB-justified format with word lengths of up to 24 bits and the LSB-justified format with word lengths of 16 bits, 20 bits and 24 bits, as well as 4 to 6 channels per line transfer mode. The device also supports a combination of the MSB-justified output format and the LSB-justified input format. The UDA1338H has special sound processing features in the Direct Stream Digital (DSD) playback mode, de-emphasis, volume and mute which can be controlled via the L3-bus or I<sup>2</sup>C-bus interface. ### 2. Features #### 2.1 General - 2.7 V to 3.6 V power supply - 5 V tolerant digital inputs - 24-bit data path - Selectable control: via L3-bus or I<sup>2</sup>C-bus microcontroller interface - Supports sample frequency ranges for: - ◆ Audio ADC: f<sub>s</sub> = 16 kHz to 100 kHz - ◆ Voice ADC: f<sub>s</sub> = 7 kHz to 50 kHz - ◆ Audio DAC: f<sub>s</sub> = 16 kHz to 200 kHz - Separate power control for ADC and DAC - ADC plus integrated high-pass filter to cancel DC offset - Integrated digital filter plus DAC - Slave mode only applications - Easy application #### Multichannel audio coder-decoder ## 2.2 Multiple format data interface - Audio interface supports standard I<sup>2</sup>S-bus, MSB-justified, LSB-justified and two multichannel formats - Voice interface supports I<sup>2</sup>S-bus and mono channel formats ### 2.3 Digital sound processing - Control via L3-bus or I<sup>2</sup>C-bus: - Channel independent digital logarithmic volume - ◆ Digital de-emphasis for f<sub>s</sub> = 32 kHz, 44.1 kHz, 48 kHz or 96 kHz - Soft or quick mute - Output signal polarity control ## 2.4 Advanced audio configuration - Inputs: - ◆ 4 single-ended audio inputs (2 × stereo) with programmable gain amplifiers - ◆ 1 single-ended voice input - Outputs: - ◆ 6 differential audio outputs (3 × stereo) - DSD mode to support stereo DSD playback - High linearity, wide dynamic range and low distortion - DAC digital filter with selectable sharp or soft roll-off # 3. Applications ■ Excellently suitable for multichannel home audio-video application ## 4. Quick reference data Table 1: Quick reference data $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V; } T_{amb} = 25 \,^{\circ}\text{C; } R_L = 22 \text{ k}\Omega; \text{ all voltages referenced to ground (pins $V_{SS}$); unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|---------------------------|-----------------------------------------------------------------------|------|------|------|------| | Supplies | | | | | | | | $V_{DDA(AD)}$ | ADC analog supply voltage | | 2.7 | 3.3 | 3.6 | V | | V <sub>DDA(DA)</sub> | DAC analog supply voltage | | 2.7 | 3.3 | 3.6 | V | | $V_{DDD}$ | digital supply voltage | | 2.7 | 3.3 | 3.6 | V | | I <sub>DDA(AD)</sub> | ADC analog supply current | $f_{ADC} = 48 \text{ kHz}$ | - | 30 | - | mA | | I <sub>DDA(DA)</sub> | DAC analog supply current | $f_{DAC} = 48 \text{ kHz}$ | - | 20 | - | mA | | I <sub>DDD</sub> | digital supply current | $f_{ADC} = f_{DAC} = 48 \text{ kHz};$<br>$f_{VOICE} = 48 \text{ kHz}$ | - | 31 | - | mA | 9397 750 14389 #### Multichannel audio coder-decoder Table 1: Quick reference data...continued $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V; } T_{amb} = 25 \,^{\circ}\text{C; } R_L = 22 \text{ k}\Omega; \text{ all voltages referenced to ground (pins $V_{SS}$); unless otherwise specified.}$ | | _ | | | | _ | | | |----------------------|----------------------------------------------|----------------------------------------|--------|------|------------|------------|------| | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Unit | | I <sub>DDD(pd)</sub> | digital supply current in<br>Power-down mode | audio and voice ADCs power-down | | - | 18 | - | mA | | | | DAC power-down | | - | 14 | - | mA | | T <sub>amb</sub> | ambient temperature | | | -20 | - | +85 | °C | | Audio analo | og-to-digital converter | | | | | | | | D <sub>0</sub> | digital output level | at 0 dB setting;<br>900 mV (RMS) input | [1][2] | -2.5 | -1.2 | -0.7 | dB | | (THD+N)/S | total harmonic | at -1 dBFS | | - | -90 | -83 | dB | | | distortion-plus-noise to signal ratio | at –60 dBFS;<br>A-weighted | | - | -40 | -34 | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | | 94 | 100 | - | dB | | $\alpha_{cs}$ | channel separation | | | - | 100 | - | dB | | Digital-to-a | nalog converter | | | | | | | | Differential r | mode | | | | | | | | $V_{o(rms)}$ | output voltage<br>(RMS value) | at 0 dBFS digital input | | 1.9 | 2.0 | 2.1 | V | | (THD+N)/S | total harmonic | at 0 dBFS | | - | -100 | -93 | dB | | | distortion-plus-noise to signal ratio | at –60 dBFS;<br>A-weighted | | - | -50 | <b>–45</b> | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | | 107 | 114 | - | dB | | $\alpha_{cs}$ | channel separation | | | - | 117 | - | dB | | Single-ende | d mode | | | | | | | | $V_{o(rms)}$ | output voltage<br>(RMS value) | at 0 dBFS digital input | | - | 1.0 | - | V | | (THD+N)/S | total harmonic | at 0 dBFS | | - | -90 | - | dB | | | distortion-plus-noise to signal ratio | at –60 dBFS;<br>A-weighted | | - | <b>-45</b> | - | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | | - | 110 | - | dB | | $\alpha_{cs}$ | channel separation | | | - | 114 | - | dB | | | | | | | | | | <sup>[1]</sup> The input voltage can be up to 2 V (RMS) when the current through the ADC input pin is limited to approximately 1 mA by using a series resistor. # 5. Ordering information Table 2: Ordering information | Type<br>number | Package | | | | | |----------------|---------|----------------------------------------------------------------------------------------------|----------|--|--| | | Name | Description | Version | | | | UDA1338H | QFP44 | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 | | | <sup>[2]</sup> The input voltage to the ADC scales proportionally with the power supply voltage. # 6. Block diagram # 7. Pinning information ## 7.1 Pinning ## 7.2 Pin description Table 3: Pin description | Symbol | Pin | Type [1] | Description | |----------------------|-----|----------|------------------------------------------------------------------------------------| | $V_{ref}$ | 1 | AIO | ADC reference voltage | | VINL1 | 2 | AIO | ADC 1 input left | | V <sub>SSA(AD)</sub> | 3 | AGND | ADC analog ground | | VINR1 | 4 | AIO | ADC 1 input right | | V <sub>DDA(AD)</sub> | 5 | AS | ADC analog supply voltage | | VINL2 | 6 | AIO | ADC 2 input left | | V <sub>ADCN</sub> | 7 | AIO | ADC reference voltage N | | VINR2 | 8 | AIO | ADC 2 input right | | V <sub>ADCP</sub> | 9 | AIO | ADC reference voltage P | | VVOICE | 10 | AIO | voice ADC input | | TEST | 11 | DID | test input; must be connected to digital ground (V <sub>SSD</sub> ) in application | | DATAAD2 | 12 | DO | ADC 2 data output | | DATAAD1 | 13 | DO | ADC 1 data output | | BCKAD | 14 | DIS | ADC bit clock input | | WSAD | 15 | DI | ADC word select input | ### Multichannel audio coder-decoder Table 3: Pin description...continued | Symbol | Pin | Type [1] | Description | |----------------------|-----|----------|----------------------------------------------------------------------------------------------------| | DATAV | 16 | DO | voice data output | | BCKV | 17 | DIS | voice bit clock input | | WSV | 18 | DIO | voice word select input or output | | SYSCLK | 19 | DIS | system clock input: 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub> or 768f <sub>s</sub> | | MCMODE | 20 | DI | L3-bus L3MODE input or I <sup>2</sup> C-bus DAC mute control input | | MCCLK | 21 | DIS | L3-bus L3CLOCK input or I2C-bus SCL input | | MCDATA | 22 | IIC | L3-bus L3DATA input and output or I <sup>2</sup> C-bus SDA input and output | | WSDA | 23 | DI | DAC word select input | | BCKDA | 24 | DIS | DAC bit clock input | | DATADA1 | 25 | DI | DAC channel 1 and channel 2 data input | | DATADA2 | 26 | DI | DAC channel 3 and channel 4 data input | | DATADA3 | 27 | DI | DAC channel 5 and channel 6 data input | | V <sub>SSD</sub> | 28 | DGND | digital ground | | $V_{DDD}$ | 29 | DS | digital supply voltage | | I2C_L3 | 30 | DI | selection input for L3-bus or I2C-bus control | | VOUT1P | 31 | AIO | DAC 1 positive output | | VOUT1N | 32 | AIO | DAC 1 negative output | | VOUT2P | 33 | AIO | DAC 2 positive output | | VOUT2N | 34 | AIO | DAC 2 negative output | | VOUT3P | 35 | AIO | DAC 3 positive output | | VOUT3N | 36 | AIO | DAC 3 negative output | | $V_{DDA(DA)}$ | 37 | AS | DAC analog supply voltage | | VOUT4P | 38 | AIO | DAC 4 positive output | | VOUT4N | 39 | AIO | DAC 4 negative output | | V <sub>SSA(DA)</sub> | 40 | AGND | DAC analog ground | | VOUT5P | 41 | AIO | DAC 5 positive output | | VOUT5N | 42 | AIO | DAC 5 negative output | | VOUT6P | 43 | AIO | DAC 6 positive output | | VOUT6N | 44 | AIO | DAC 6 negative output | | | | | | ## [1] See <u>Table 4</u>. Table 4: Pin types | Туре | Description | |------|------------------------------------------------| | AGND | analog ground | | AIO | analog input and output | | AS | analog supply | | DGND | digital ground | | DI | digital input | | DID | digital input with internal pull-down resistor | | DIO | digital input and output | Multichannel audio coder-decoder | Туре | Description | |------|------------------------------------------------------| | DIS | digital Schmitt-triggered input | | DO | digital output | | DS | digital supply | | IIC | input and open-drain output for I <sup>2</sup> C-bus | # 8. Functional description ## 8.1 System clock The UDA1338H operates in slave mode only; this means that in all applications the system must provide either the system clock (the bit clock for the voice ADC) or the word clock. The audio ADC part, the voice ADC part and the DAC part can operate at different sampling frequencies (DAC-WS and ADC-WS modes) as well as a common frequency (SYSCLK, WSDA and DSD modes). The voice ADC part supports a sampling frequency up to 50 kHz and the audio ADC supports a sampling frequency up to 100 kHz. The DAC sampling frequency range is extended up to 200 kHz with the range above 100 kHz being supported through 192 kHz sampling mode, which halves the oversampling ratio of SYSCLK and internal clocks. The mode of operation of the audio and voice channels can be set via the L3-bus or $I^2C$ -bus microcontroller interface and are summarized in and Table 6. When applied, the system clock must be locked in frequency to the corresponding digital interface clocks. The voice ADC part can either receive or generate the WSV signal as shown in Table 6. Table 5: Audio ADC and DAC operating clock mode | Mode | Audio ADC | | Audio DAC | | |--------|-----------|-----------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------| | | Clock | Frequency | Clock | Frequency | | SYSCLK | SYSCLK | 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub><br>or 768f <sub>s</sub> | SYSCLK | 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub><br>or 768f <sub>s</sub> | | | | | SYSCLK | 128f <sub>s</sub> , 192f <sub>s</sub> , 256f <sub>s</sub><br>or 384f <sub>s</sub> ; 192 kHz<br>sampling mode | | DAC-WS | SYSCLK | 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub><br>or 768f <sub>s</sub> | WSDA | 1f <sub>s</sub> | | ADC-WS | WSAD | 1f <sub>s</sub> | SYSCLK | 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub><br>or 768f <sub>s</sub> | | | | | SYSCLK | 128f <sub>s</sub> , 192f <sub>s</sub> , 256f <sub>s</sub><br>or 384f <sub>s</sub> ; 192 kHz<br>sampling mode | | WSDA | WSDA | 1f <sub>s</sub> | WSDA | 1f <sub>s</sub> | | DSD | SYSCLK | 44.1 kHz × 512 | SYSCLK | 44.1 kHz × 512 | Multichannel audio coder-decoder Table 6: Voice ADC operating clock mode | Mode | Voice ADC | | | | |---------|-------------------------------------------------------------------------------------|-------------------|--|--| | | Bit clock frequency (BCKV) | Word select (WSV) | | | | WSV-in | input: 32f <sub>s</sub> , 64f <sub>s</sub> , 128f <sub>s</sub> or 256f <sub>s</sub> | input | | | | WSV-out | input: 32f <sub>s</sub> , 64f <sub>s</sub> , 128f <sub>s</sub> or 256f <sub>s</sub> | output | | | ## 8.2 Audio analog-to-digital converter (audio ADC) The audio analog-to-digital front-end of the UDA1338H consists of 4-channel single-ended Adds with programmable gain stage (from 0 dB to 24 dB with 3 dB steps), controlled via the microcontroller interface. Using the PGA feature, it is possible to accept an input signal of 900 mV (RMS) or 1.8 V (RMS) if an external resistor of 10 k $\Omega$ is used in series. The schematic of audio ADC front-end is shown in Figure 3. ### 8.3 Voice analog-to-digital converter (voice ADC) The voice analog-to-digital front-end of the UDA1338H consists of a single-channel single-ended ADC with a fixed gain (26 dB) Low Noise Amplifier (LNA). Together with the digital variable gain amplification stage, the voice ADC provides optimal processing and reproduction of the microphone signal. The supported sampling frequency range is from 7 kHz to 50 kHz. Power-down of the LNA and the ADC can be controlled separately. ### 8.4 Decimation filter of audio ADC The decimation from 64f<sub>s</sub> is performed in two stages. The first stage realizes $\left(\frac{\sin x}{x}\right)^4$ characteristics with a decimation factor of 8. The second stage consists of three half-band filters, each decimating by a factor of 2. The filter characteristics are shown in Table 7. Table 7: Decimation filter characteristics (audio ADC) | Item | Condition | Value (dB) | |------------------|-------------------------|------------| | Pass-band ripple | 0 to 0.45f <sub>s</sub> | ±0.01 | | Pass-band droop | 0.45f <sub>s</sub> | -0.2 | | Stop band | >0.55f <sub>s</sub> | -70 | | Dynamic range | 0 to 0.45f <sub>s</sub> | >135 | #### Multichannel audio coder-decoder #### 8.5 Decimation filter of voice ADC The voice ADC decimation filter is realized with the combination of a Finite Impulse Response (FIR) filter and Infinite Impulse Response (IIR) filter for shorter group delay. The filter characteristics are shown in <a href="Table 8">Table 8</a>. During the power-on sequence, the output of the ADC is hard muted for a certain period. This hard-mute time can be chosen between 1024 and 2048 samples. Table 8: Decimation filter characteristics (voice ADC) | Item | Condition | Value (dB) | |------------------|-------------------------|------------| | Pass-band ripple | 0 to 0.45f <sub>s</sub> | ±0.05 | | Pass-band droop | 0.45f <sub>s</sub> | -0.2 | | Stop band | >0.55f <sub>s</sub> | -65 | | Dynamic range | 0 to 0.45f <sub>s</sub> | >110 | ## 8.6 Interpolation filter of DAC The digital interpolation filter interpolates from $1f_s$ to $128f_s$ (or to $64f_s$ in the 192 kHz sampling mode) by cascading FIR filters, and has two sets of filter coefficients for sharp and slow roll-off as given in Table 9 and Table 10. Table 9: Interpolation filter characteristics (sharp roll-off) | Item | Condition | Value (dB) | |------------------|-------------------------|------------| | Pass-band ripple | 0 to 0.45f <sub>s</sub> | ±0.002 | | Stop band | > 0.55f <sub>s</sub> | -75 | | Dynamic range | 0 to 0.45f <sub>s</sub> | > 135 | Table 10: Interpolation filter characteristics (slow roll-off) | Item | Condition | Value (dB) | |------------------|-------------------------|------------| | Pass-band ripple | 0 to 0.22f <sub>s</sub> | ±0.002 | | Pass-band droop | 0.45f <sub>s</sub> | -3.1 | | Stop band | > 0.78f <sub>s</sub> | -94 | | Dynamic range | 0 to 0.22f <sub>s</sub> | > 135 | ### 8.7 Noise shaper of DAC The 3rd-order noise shaper operates at either $128f_s$ or $64f_s$ (in the 192 kHz sampling mode), and converts the 24-bit input signal into a 5-bit signal stream. The noise shaper shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. ### 8.8 Digital mixer The UDA1338H has 6 digital mixers inside the interpolator; see <u>Figure 4</u>. The ADC signals can be mixed with the I<sup>2</sup>S-bus input signals. The mixing of the ADC signals can be selected by the bits MIX[1:0]. Multichannel audio coder-decoder ## 8.9 Audio digital-to-analog converters The audio digital-to-analog front-end of the UDA1338H consists of 6-channel differential SDACs: an SDAC is a multi-bit DAC based upon switched resistors. To minimize data dependent modulation effects, a Dynamic Element Matching (DEM) algorithm scrambler circuit and DC current compensation circuit are implemented with the SDAC. #### 8.10 Power-on reset The UDA1338H has an internal power-on reset circuit which initializes the device; see <u>Figure 5</u>. All the digital sound processing features and the system controlling features are set to their default values in the L3-bus and the I<sup>2</sup>C-bus modes. The reset time (see <u>Figure 6</u>) is determined by an external capacitor which is connected between pin $V_{ref}$ and ground. The reset time should be at least 250 $\mu$ s for $V_{ref}$ < 1.25 V. When $V_{DDA(AD)}$ is switched off, the device will be reset again for $V_{ref}$ < 0.75 V. During the reset time, the system clock should be running. ## 8.11 Audio digital interface The following audio formats can be selected via the microcontroller interface: - I<sup>2</sup>S-bus format with data word length of up to 24 bits - MSB-justified format with data word length of up to 24 bits - LSB-justified format with data word length of 16 bits, 20 bits or 24 bits - Multichannel formats with data word length of 20 bits or 24 bits. The used data lines are DATAAD1 and DATADA1 and the sampling frequency must be below 50 kHz The formats are illustrated in Figure 7 and Figure 8. Product data sheet 13 of 54 The following voice formats can be selected via the microcontroller interface: - I<sup>2</sup>S-bus format with data word length of up to 20 bits. The left and the right channels contain the same data. - Mono channel format with data word length of up to 20 bits The formats are illustrated in Figure 9. ## 8.13 DSD mode The UDA1338H can receive 2.8224 MHz DSD signals and generate 88.2 kHz multibit PCM signals as well as analog signal outputs. The configuration of the UDA1338H in the DSD mode is shown in Figure 10. 9397 750 14389 © Koninklijke Philips Electronics N.V. 2005. All rights reserved. #### Multichannel audio coder-decoder #### 8.14 Microcontroller interface mode The microcontroller interface mode can be selected as shown in Table 11: - L3-bus mode when pin I2C\_L3 = LOW - I<sup>2</sup>C-bus mode when pin I2C\_L3 = HIGH Table 11: Pin function in the L3-bus or I<sup>2</sup>C-bus mode | Pin | Level on pin I2C_L3 | | | | | | | | |--------|---------------------|---------------------------------------|--|--|--|--|--|--| | | LOW | HIGH I <sup>2</sup> C-bus mode signal | | | | | | | | | L3-bus mode signal | | | | | | | | | MCCLK | L3CLOCK | SCL | | | | | | | | MCDATA | L3DATA | SDA | | | | | | | | MCMODE | L3MODE | QMUTE | | | | | | | #### Table 12: QMUTE | Signal QMUTE | Function | |--------------|-----------| | LOW | no muting | | HIGH | muting | All the features are accessible with the I<sup>2</sup>C-bus interface protocol as with the L3-bus interface protocol. The detailed description of the device operation in the L3-bus mode and I<sup>2</sup>C-bus mode is given in Section 9 and Section 10, respectively. ### 9. L3-bus interface ## 9.1 General The UDA1338H has an L3-bus microcontroller interface and all the digital sound processing features and various system settings can be controlled by a microcontroller. The exchange of data and control information between the microcontroller and the UDA1338H is LSB first and is accomplished through a serial hardware L3-bus interface comprising the following pins: - MCCLK: clock line with signal L3CLOCK - MCDATA: data line with signal L3DATA - MCMODE: mode line with signal L3MODE. The L3-bus format has two modes of operation: - Address mode - Data transfer mode. The address mode is used to select a device for a subsequent data transfer. The address mode is characterized by signal L3MODE = LOW and a burst of 8 pulses for signal L3CLOCK, accompanied by 8 bits; see Figure 11. Multichannel audio coder-decoder The data transfer mode is characterized by signal L3MODE = HIGH and is used to transfer one or more bytes representing a register address, instruction or data. Basically, two types of data transfers can be defined: - Write action: data transfer to the device - Read action: data transfer from the device. ### 9.2 Device addressing The device address consists of one byte with: - Data Operating Mode (DOM) bits 0 and 1 representing the type of data transfer; see Table 11. - Address bit 2 to bit 7 representing a 6-bit device address. The address of the UDA1338H is 01 0100 (bit 2 to bit 7). Table 13: Selection of data transfer | DOM | Transfer | | |-------|----------|----------------------------| | Bit 0 | Bit 1 | | | 0 | 0 | not used | | 1 | 0 | not used | | 0 | 1 | write data or prepare read | | 1 | 1 | read data | ### 9.3 Register addressing After sending the device address (including DOM bits), indicating whether the information is to be read or written, one data byte is sent using bit 0 to indicate whether the information will be read or written and bit 1 to bit 7 for the destination register address. Basically, there are 3 methods for register addressing: - 1. Addressing for write data: bit 0 is logic 0 indicating a write action to the destination register, followed by bit 1 to bit 7 indicating the register address; see Figure 11. - 2. Addressing for prepare read: bit is logic 1, indicating that data will be read from the register; see Figure 12. - 3. Addressing for data read action. Here, the device returns a register address prior to sending data from that register. When bit 0 is logic 0, the register address is valid; when bit 0 is logic 1, the register address is invalid; see Figure 12. **UDA1338H** #### Multichannel audio coder-decoder #### 9.4 Data write mode The data write mode is explained in the signal diagram of <u>Figure 11</u>. For writing data to a device, 4 bytes must be sent (see <u>Table 14</u>): - 1. Byte 1 starting with '01' for signalling the write action to the device, followed by the device address '01 0100'. - 2. Byte 2 starting with a '0' for signalling the write action, followed by 7 bits indicating the destination address in binary format with bit A6 being the MSB and bit A0 being the LSB. - 3. Byte 3 with bit D15 being the MSB. - 4. Byte 4 with bit D0 being the LSB. It should be noted that each time a new destination register address needs to be written, the device address must be sent again. ### 9.5 Data read mode To read data from the device, a prepare read must first be done and then data read. The data read mode is explained in the signal diagram of Figure 12. For reading data from a device, the following 6 bytes are involved (see Table 15): - 1. Byte 1 with the device address, including '01' for signalling the write action to the device. - 2. Byte 2 is sent with the register address from which data needs to be read. This byte starts with a '1', which indicates that there will be a read action from the register, followed by 7 bits for the destination address in binary format, with bit A6 being the MSB and bit A0 being the LSB. - 3. Byte 3 with the device address, including '11' is sent to the device. The '11' indicates that the device must write data to the microcontroller. - 4. Byte 4 sent by the device to the bus, with the (requested) register address and a flag bit indicating whether the requested register was valid (bit is logic 0) or invalid (bit is logic 1). - 5. Byte 5 sent by the device to the bus, with the data information in binary format, with bit D15 being the MSB. - 6. Byte 6 sent by the device to the bus, with the data information in binary format, with bit D0 being the LSB. Table 14: L3-bus write data | Byte | L3-bus | Action | First i | n time | | | | Latest | Latest in time | | | |------|---------------|------------------|---------|--------|-------|-------|-------|--------|----------------|-------|--| | | mode | | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | | | 1 | address | device address | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | | 2 | data transfer | register address | 0 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | 3 | data transfer | data byte 1 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | 4 | data transfer | data byte 2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Multichannel audio coder-decoder | Byte | L3-bus | Action | First i | n time | | | | Latest | Latest in time | | | | |------|---------------|------------------|---------|--------|-------|-------|-------|--------|----------------|-------|--|--| | | mode | | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | | | | 1 | address | device address | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | | | 2 | data transfer | register address | 1 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | | 3 | address | device address | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | | | 4 | data transfer | register address | 0 or 1 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | 5 | data transfer | data byte 1 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | 6 | data transfer | data byte 2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | ## 10. I<sup>2</sup>C-bus interface #### 10.1 General The UDA1338H has an I<sup>2</sup>C-bus microcontroller interface. All the features are accessible with the I<sup>2</sup>C-bus interface protocol. In the I<sup>2</sup>C-bus mode, the DAC mute function is accessible via pin MCMODE with signal QMUTE. The exchange of data and control information between the microcontroller and the UDA1338H is accomplished through a serial hardware interface comprising the following pins as shown in Table 11: MCCLK: clock line with signal SCL MCDATA: data line with signal SDA. ## 10.2 Characteristics of the I<sup>2</sup>C-bus The bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to the supply voltage $V_{DD}$ via a pull-up resistor when connected to the output stages of a microcontroller. For a 400 kHz IC, the recommendation for this type of bus from Philips Semiconductors must be followed (e.g. up to loads of 200 pF on the bus a pull-up resistor can be used, between 200 pF and 400 pF a current source or switched resistor must be used). Data transfer can only be initiated when the bus is not busy. #### 10.3 Bit transfer One data bit is transferred during each clock pulse; see <u>Figure 13</u>. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals. The maximum clock frequency is 400 kHz. To be able to run on this high frequency, all the inputs and outputs connected to this bus must be designed for this high-speed I<sup>2</sup>C-bus according to the Philips specification. Multichannel audio coder-decoder ## 10.4 Byte transfer Each byte (8 bits) is transferred with the MSB first; see Table 16. Table 16: Byte transfer | MSB | Bit numbe | er | | | | | LSB | |-----|-----------|----|---|---|---|---|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### 10.5 Data transfer A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves. ## 10.6 Start and stop conditions Both data and clock line will remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as a start condition (S); see <u>Figure 14</u>. A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as a stop condition (P). ### 10.7 Acknowledgment The number of data bits transferred between the start and stop conditions from the transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit; see <u>Figure 15</u>. At the acknowledge bit the data line is released by the master and the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed, must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Set-up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition. Multichannel audio coder-decoder #### 10.8 Device address Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always done with byte 1 transmitted after the start procedure. The UDA1338H acts as a slave receiver or a slave transmitter. Therefore, the clock signal SCL is only an input signal. The data signal SDA is a bidirectional line. The UDA1338H device address is shown in Table 17. Table 17: I<sup>2</sup>C-bus device address of UDA1338H | Device address | | | | | | | | | |----------------|----|----|----|----|----|----|-----|--| | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0/1 | | ## 10.9 Register address The register addresses in the $I^2C$ -bus mode are the same as in the L3-bus mode. The register addresses are defined in <u>Section 11</u>. #### 10.10 Write and read data The $I^2C$ -bus configurations for a write and read cycle are shown in <u>Table 18</u> and <u>Table 19</u>, respectively. The write cycle is used to write groups of two bytes to the internal registers for the settings. It is also possible to read the registers for the device status information. ## 10.11 Write cycle The $I^2C$ -bus configuration for a write cycle is shown in <u>Table 18</u>. The write cycle is used to write the data to the internal registers. The device and register addresses are one byte each, the setting data is always a pair of two bytes. The format of the write cycle is as follows: - 1. The microcontroller starts with a start condition (S). - 2. The first byte (8 bits) contains the device address '0011 000' and a logic 0 (write) for the $R/\overline{W}$ bit. - 3. This is followed by an acknowledge (A) from the UDA1338H. - After this the microcontroller writes the 8-bit register address (ADDR) where the writing of the register content of the UDA1338H must start. - 5. The UDA1338H acknowledges this register address (A). - 6. The microcontroller sends 2 bytes data with the Most Significant (MS) byte first and then the Least Significant (LS) byte. After each byte an acknowledge is followed from the UDA1338H. - 7. If repeated groups of 2 bytes data are transmitted, then the register address is auto incremented. After each byte an acknowledge is followed from the UDA1338H. - 8. Finally, the UDA1338H frees the I<sup>2</sup>C-bus and the microcontroller can generate a stop condition (P). Table 18: Master transmitter writes to UDA1338H registers in the I<sup>2</sup>C-bus mode | | Device address | R/<br>W | | Register address | | data 1 | | | | DATA | 2[1] | | | DATA | n [1] | | | | |---|----------------|---------|------|------------------|---|--------|---|-----|---|------|------|-----|---|------|-------|-----|---|---| | S | 0011 000 | 0 | Α | ADDR | Α | MS1 | Α | LS1 | Α | MS2 | Α | LS2 | Α | MSn | Α | LSn | Α | Р | | | acknowled | ge fro | m UI | DA1338H | | | | | | | | | | | | | | | <sup>[1]</sup> Auto increment of register address. ### 10.12 Read cycle The read cycle is used to read the data values from the internal registers. The I<sup>2</sup>C-bus configuration for a read cycle is shown in Table 19. The format of the read cycle is as follows: - 1. The microcontroller starts with a start condition (S). - 2. The first byte (8 bits) contains the device address '0011 000' and a logic 0 (write) for the $R/\overline{W}$ bit. - 3. This is followed by an acknowledge (A) from the UDA1338H. Multichannel audio coder-decoder - 4. After this the microcontroller writes the 8-bit register address (ADDR) where the reading of the register content of the UDA1338H must start. - 5. The UDA1338H acknowledges this register address. - 6. Then the microcontroller generates a repeated start (Sr). - 7. Then the microcontroller generates the device address '0011 000' again, but this time followed by a logic 1 (read) of the R/W bit. An acknowledge is followed from the UDA1338H. - 8. The UDA1338H sends 2 bytes data with the Most Significant (MS) byte first and then the Least Significant (LS) byte. After each byte an acknowledge is followed from the microcontroller (master). - 9. If repeated groups of 2 bytes are transmitted, then the register address is auto incremented. After each byte an acknowledge is followed from the microcontroller. - 10. The microcontroller stops this cycle by generating a negative acknowledge (NA). - 11. Finally, the UDA1338H frees the I<sup>2</sup>C-bus and the microcontroller can generate a stop condition (P). Table 19: Master transmitter reads from the UDA1338H registers in the I<sup>2</sup>C-bus mode | | Device address | | | Register address | | | Device address | | data 1 | ļ | | DATA | 2[1] | | DATA | n [1 | 1] | | | |---|----------------|-------|-----|------------------|---|----|----------------|---|--------|-----------|----|--------|-------|---|------|------|-----|----|---| | S | 0011 000 | 0 | Α | ADDR | Α | Sr | 0011 000 | 1 | A MS1 | A LS1 | Α | MS2 | A LS2 | Α | MSn | Α | LSn | NA | Р | | | acknowled | dge f | rom | UDA1338I | Н | | | | ackno | wledge fr | om | master | | | | | | | | <sup>[1]</sup> Auto increment of register address. ## 11. Register mapping In this chapter the register addressing and mapping of the microcontroller interface of the UDA1338H is given. In Table 20 an overview of the register mapping is given. In <u>Table 21</u> the actual register mapping is given and the register definitions are explained in <u>Section 11.3</u> to <u>Section 11.14</u>. ### 11.1 Address mapping Table 20: Overview of register mapping | Address | Function | |-----------------------------|-----------------------------------| | System settings | | | 00h | system | | 01h | audio ADC and DAC subsystem | | 02h | voice ADC system | | Status (read out registers) | | | 0Fh | status outputs | | Interpolator settings | | | 10h | DAC channel and feature selection | | 11h | DAC feature control | 9397 750 14389 ### Multichannel audio coder-decoder Table 20: Overview of register mapping...continued | Address | Function | |-----------------------------------|--------------------------------| | 12h | DAC channel 1 | | 13h | DAC channel 2 | | 14h | DAC channel 3 | | 15h | DAC channel 4 | | 16h | DAC channel 5 | | 17h | DAC channel 6 | | 18h | DAC mixing channel 1 | | 19h | DAC mixing channel 2 | | 1Ah | DAC mixing channel 3 | | 1Bh | DAC mixing channel 4 | | 1Ch | DAC mixing channel 5 | | 1Dh | DAC mixing channel 6 | | ADC input amplifier gain settings | | | 20h | audio ADC input amplifier gain | | 21h | voice ADC input amplifier gain | | Supplemental settings | | | 30h | supplemental settings 1 | | 31h | supplemental settings 2 | **Philips Semiconductors** # 11.2 Register mapping Table 21: UDA1338H register mapping [1] | iable | 21: UDA1338H | registe | mappi | ng 🖽 | | | | | | | | | | | | | | |--------|-----------------------|---------|-------|------|-----|-----|------|------|------|------|------|-----|------|------|------|------|------| | Add | Function | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Syste | m settings | | | | | | | | | | | | | | | | | | 00h | system | RST 2 | VFS1 | VFS0 | VCE | VAP | DSD | SC1 | SC0 | OP1 | OP0 | FS1 | FS0 | ACE | ADP | DCE | DAP | | | | - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | 01h | audio ADC | DC | PAB | PAA | MTB | MTA | AIF2 | AIF1 | AIF0 | DAG | FIL | DVD | DIS1 | DIS0 | DIF2 | DIF1 | DIF0 | | | and DAC subsystem | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 02h | voice ADC | - | - | - | - | - | - | - | - | BCK1 | BCK0 | WSM | VH1 | VH0 | PVA | MTV | VIF | | | system | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | Statu | s (read out only | ) | | | | | | | | | | | | | | | | | 0Fh | status outputs | - | - | - | - | - | - | - | - | - | - | VS | AS1 | AS0 | DS2 | DS1 | DS0 | | Interp | olator settings | | | | | | | | | | | | | | | | | | 10h | DAC channel | MIX1 | MIX0 | MC5 | MC4 | MC3 | MC2 | MC1 | MC0 | SEL1 | SEL0 | CS5 | CS4 | CS3 | CS2 | CS1 | CS0 | | | and feature selection | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 11h | DAC feature | ICS1 | ICS0 | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 12h | DAC channel 1 | ICS1 | ICS0 | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 13h | DAC channel 2 | - | - | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 14h | DAC channel 3 | ICS1 | ICS0 | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 15h | DAC channel 4 | - | - | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 16h | DAC channel 5 | ICS1 | ICS0 | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 17h | DAC channel 6 | - | - | DE2 | DE1 | DE0 | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 18h | DAC mixing | ICS1 | ICS0 | - | - | - | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | channel 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | **Philips** Semiconductors Product data sheet **UDA1338H** | 939 | Table 21: | <b>UDA1338H</b> | register | mapping [1]continued | | |-----|-----------|-----------------|----------|----------------------|--| |-----|-----------|-----------------|----------|----------------------|--| | | E11. OD/(1000) | riogioto | · · · · · · · · · · · · · · · · · · · | 9=0 | | | | | | | | | | | | | | |-------|----------------------------|-----------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-------|-------|-------|-----|-----|------|------| | Add | Function | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 19h | DAC mixing | - | - | - | - | - | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | channel 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1Ah | DAC mixing | ICS1 | ICS0 | - | - | - | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | channel 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1Bh | DAC mixing | - | - | - | - | - | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | channel 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1Ch | DAC mixing | ICS1 | ICS0 | - | - | - | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | channel 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1Dh | DAC mixing | - | - | - | - | - | PD | MT | QM | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | | channel 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ADC i | nput amplifier ç | gain sett | ings | | | | | | | | | | | | | | | | 20h | ADC 1 and | - | - | - | - | IB3 | IB2 | IB1 | IB0 | - | - | - | - | IA3 | IA2 | IA1 | IA0 | | | ADC 2 input amplifier gain | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 21h | voice ADC | - | - | - | - | - | - | - | - | - | - | - | IV4 | IV3 | IV2 | IV1 | IV0 | | | input amplifier gain | - | - | - | - | - | - | - | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Supp | emental setting | js – | | | | | | | | | | | | | | | | | 30h | supplemental | - | - | - | - | - | - | - | - | PDT | - | - | - | - | - | - | - | | | settings 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 31h | supplemental | - | - | - | - | - | - | - | - | - | DITH2 | DITH1 | DITH0 | - | - | VMTP | PDLN | | | settings 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <sup>[1]</sup> When writing new settings via the L3-bus interface, the default values should always be set to warrant correct operation. Read access to the DAC features register 11h will not return valid data. <sup>[2]</sup> When bit RST is set to logic 1, the default values are set to all the registers as shown in <u>Table 21</u>. When start-up, all the registers in 00h are initialized as the default values and the mute control bits MTA, MTB, MTV, MT and QM are set to logic 1. All other registers have non fixed values. ### Multichannel audio coder-decoder # 11.3 System settings Table 22: System register (address 00h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|-----|------|------|-----|-----|-----|-----|-----| | Symbol | RST | VFS1 | VFS0 | VCE | VAP | DSD | SC1 | SC0 | | Reset<br>default | - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | OP1 | OP0 | FS1 | FS0 | ACE | ADP | DCE | DAP | | Reset<br>default | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Table 23: Description of system register bits | | | scription of system register bits | | | | | | |----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Symbol | Description | | | | | | | 15 | RST | <b>Reset.</b> A 1-bit value to initialize the L3-bus registers with the default settings by writing bit RST = 1. If bit RST = 0, there is no reset. | | | | | | | 14 to 13 | VFS[1:0] | <b>Voice ADC sampling frequency.</b> A 2-bit value to select the voice ADC sampling frequency. Default 00; see <u>Table 24</u> . | | | | | | | 12 | VCE | <b>Voice ADC clock enable.</b> A 1-bit value to enable the voice ADC clock. If bit VCE = 1 (default), then the clock is enabled; if bit VCE = 0, then the clock is disabled. | | | | | | | 11 | VAP | <b>Voice ADC power control</b> . A 1-bit value to reduce the power consumption of the voice ADC. If bit $VAP = 1$ , then the state is power-on; if bit $VAP = 0$ (default), then the state is power-off. | | | | | | | 10 | DSD | <b>DSD mode selection.</b> A 1-bit value to select the DSD mode. If bit DSD = 1, then the DSD mode; if bit DSD = 0 (default), then the normal mode. | | | | | | | 9 to 8 | SC[1:0] | <b>System clock frequency.</b> A 2-bit value to select the used external clock frequency. 128f <sub>s</sub> system clock for the DAC can be used by setting bit DVD = 1. Default 00; see <u>Table 25</u> . | | | | | | | 7 to 6 | OP[1:0] | <b>Operating mode selection.</b> A 2-bit value to select the operation mode of the audio ADC and DAC. Default 00; see $\underline{\text{Table 26}}$ . | | | | | | | 5 to 4 | FS[1:0] | <b>Sampling frequency.</b> A 2-bit value to select the sampling frequency of the audio ADC and DAC in the WS mode. Default 01; see <u>Table 27</u> . | | | | | | | 3 | ACE | <b>ADC clock enable.</b> A 1-bit value to enable the audio ADC clock. If bit ACE = 1 (default), then the clock is enabled; if bit ACE = 0, then the clock is disabled. | | | | | | | 2 | ADP | <b>ADC power control</b> . A 1-bit value to reduce the power consumption of the audio ADC. If bit ADP = 1, then the state is power-on; if bit ADP = 0 (default), then the state is power-off. | | | | | | | 1 | DCE | <b>DAC clock enable.</b> A 1-bit value to enable the DAC clock. If bit DCE = 1 (default), then the clock is enabled; if bit DCE = 0, then the clock is disabled. | | | | | | | 0 | DAP | <b>DAC power control</b> . A 1-bit value to reduce the power consumption of the DAC. If bit DAP = 1, then the state is power-on; if bit DAP = 0 (default), then the state is power-off. | | | | | | #### Multichannel audio coder-decoder Table 24: Voice ADC sampling frequency bits | VFS1 | VFS0 | Function | |------|------|--------------------------------| | 0 | 0 | 6.25 kHz to 12.5 kHz (default) | | 0 | 1 | 12.5 kHz to 25 kHz | | 1 | 0 | 25 kHz to 50 kHz | | 1 | 1 | reserved | Table 25: System clock frequency bits | SC1 | SC0 | ADC | DAC | | Remark | | |-----|-----|-------------------|-------------------|-------------------|---------|--| | | | | Bit DVD = 0 | Bit DVD = 1 | | | | 0 | 0 | 256f <sub>s</sub> | 256f <sub>s</sub> | 128f <sub>s</sub> | default | | | 0 | 1 | 384f <sub>s</sub> | 384f <sub>s</sub> | 192f <sub>s</sub> | | | | 1 | 0 | 512f <sub>s</sub> | 512f <sub>s</sub> | 256f <sub>s</sub> | | | | 1 | 1 | 768f <sub>s</sub> | 768f <sub>s</sub> | 384f <sub>s</sub> | | | Table 26: Operating mode bits | OP1 | OP0 | ADC mode | DAC mode | Remark | |-----|-----|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------| | 0 | 0 | SYSCLK (256 $f_s$ , 384 $f_s$ , 512 $f_s$ or 768 $f_s$ ) | SYSCLK (128f <sub>s</sub> , 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub> or 768f <sub>s</sub> ) | default | | 0 | 1 | SYSCLK (256 $f_s$ , 384 $f_s$ , 512 $f_s$ or 768 $f_s$ ) | WSDA (1f <sub>s</sub> ) | | | 1 | 0 | WSAD (1f <sub>s</sub> ) | SYSCLK (128f <sub>s</sub> , 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub> or 768f <sub>s</sub> ) | | | 1 | 1 | WSDA (1f <sub>s</sub> ) | WSDA (1f <sub>s</sub> ) | | Table 27: Audio ADC and DAC sampling frequency bits | FS1 | FS0 | Function | |-----|-----|----------------------------| | 0 | 0 | 12.5 kHz to 25 kHz | | 0 | 1 | 25 kHz to 50 kHz (default) | | 1 | 0 | 50 kHz to 100 kHz | | 1 | 1 | 100 kHz to 200 kHz | # 11.4 Audio ADC and DAC subsystem settings Table 28: Audio ADC and DAC subsystem register (address 01h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|-----|-----|-----|------|------|------|------|------| | Symbol | DC | PAB | PAA | MTB | MTA | AIF2 | AIF1 | AIF0 | | Reset<br>default | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | DAG | FIL | DVD | DIS1 | DIS0 | DIF2 | DIF1 | DIF0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Multichannel audio coder-decoder Table 29: Description of the audio ADC and DAC subsystem register bits | | - | | |---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Symbol | Description | | 15 | DC | <b>ADC DC-filter.</b> A 1-bit value to enable the digital DC-filter of the ADC. If bit DC = 1 (default), then the DC-filtering is active; if bit DC = 0, then there is no DC-filtering. | | 14 | PAB | <b>Polarity ADC 2 control.</b> A 1-bit value to control the ADC 2 polarity. If bit PAB = 1, then the polarity is inverted; if bit PAB = 0 (default), then the polarity is non-inverted. | | 13 | PAA | <b>Polarity ADC 1 control.</b> A 1-bit value to control the ADC 1 polarity. If bit PAA = 1, then the polarity is inverted; if bit PAA = 0 (default), then the polarity is non-inverted. | | 12 | MTB | <b>Mute ADC 2.</b> A 1-bit value to enable the digital mute of ADC 2. If bit MTB = 1, then ADC 2 is soft muted; if bit MTB = 0 (default), then ADC 2 is not muted. | | 11 | MTA | <b>Mute ADC 1.</b> A 1-bit value to enable the digital mute of ADC 1. If bit MTA = 1, then ADC 1 is soft muted; if bit MTA = 0 (default), then ADC 1 is not muted. | | 10 to 8 | AIF[2:0] | <b>ADC output data interface format.</b> A 3-bit value to select the used data format to the I <sup>2</sup> S-bus ADC output interface. Default 000; see <u>Table 30</u> . | | 7 | DAG | <b>DAC gain switch.</b> A 1-bit value to select the DAC gain. If bit DAG = 1, then the gain is 6 dB; if bit DAG = 0 (default), then the gain is 0 dB. | | 6 | FIL | <b>Filter selection.</b> A 1-bit value to select the interpolation filter characteristics. If bit FIL = 1, then slow roll-off; if bit FIL = 0 (default), then sharp roll-off. | | 5 | DVD | <b>192 kHz sampling mode selection.</b> A 1-bit value to select the oversampling rate of the noise shaper. The $64f_s$ rate is used for 192 kHz and 176.4 kHz sampling frequencies. If 7-bit DVD = 1, then $64f_s$ rate is selected (192 kHz sampling mode); if bit DVD = 0 (default), then $128f_s$ rate is selected. | | 4 to 3 | DIS[1:0] | <b>Data interface selection.</b> A 2-bit value to select the data interface connection. Default 00; see <u>Table 31</u> . | | 2 to 0 | DIF[2:0] | <b>DAC input data interface format.</b> A 3-bit value to select the used data format to the I <sup>2</sup> S-bus DAC input interface. Default 000; see <u>Table 30</u> . | | | | | Table 30: Data interface format bits | AIF2 | AIF1 | AIF0 | Function | |------|------|------|-----------------------------------------| | DIF2 | DIF1 | DIF0 | | | 0 | 0 | 0 | I <sup>2</sup> S-bus format (default) | | 0 | 0 | 1 | LSB-justified format, 16 bits | | 0 | 1 | 0 | LSB-justified format, 20 bits | | 0 | 1 | 1 | LSB-justified format, 24 bits | | 1 | 0 | 0 | MSB-justified format | | 1 | 0 | 1 | multichannel format, 20 bits | | 1 | 1 | 0 | multichannel format, 24 bits (format 1) | | 1 | 1 | 1 | multichannel format, 24 bits (format 2) | #### Multichannel audio coder-decoder Table 31: Data interface selection bits | DIS1 | DIS0 | Input to DAC | |------|------|--------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | DATADA1 to DAC channel 1 and channel 2, DATADA2 to DAC channel 3 and channel 4, and DATADA3 to DAC channel 5 and channel 6 (default) | | 0 | 1 | DATADA1 to DAC channel 1 to channel 6 | | 1 | 0 | DATADA2 to DAC channel 1 to channel 6 | | 1 | 1 | DATADA3 to DAC channel 1 to channel 6 | # 11.5 Voice ADC system settings Table 32: Voice ADC system register (address 02h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------|------|-----|-----|-----|-----|-----|-----| | Symbol | - | - | - | - | - | - | - | - | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | BCK1 | BCK0 | WSM | VH1 | VH0 | PVA | MTV | VIF | | Reset<br>default | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | Table 33: Description of the voice ADC system register bits | Bit | Symbol | Description | |---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 8 | - | default 0000 0000 | | 7 to 6 | BCK[1:0] | <b>BCK</b> frequency of voice ADC. A 2-bit value to select the BCK frequency of the voice ADC in the WSV-out mode. Default 01; see <u>Table 34</u> . | | 5 | WSM | <b>WSV mode selection.</b> A 1-bit value to select the WSV mode of the voice ADC. If bit WSM = 1 (default), then WSV-in mode; if bit WSM = 0, then WSV-out mode. | | 4 to 3 | VH[1:0] | <b>Voice ADC high-pass filter setting.</b> A 2-bit value to enable the high-pass filter of the voice ADC. Default 01; see <u>Table 35</u> . | | 2 | PVA | <b>Polarity voice ADC control.</b> A 1-bit value to control the voice ADC polarity. If bit PVA = 1, then the polarity is inverted; if bit PVA = 0 (default), then the polarity is non-inverted. | | 1 | MTV | Mute voice ADC. A 1-bit value to enable the digital mute of the voice ADC. If bit MTV = 1, then the voice ADC is soft muted; if bit MTV = 0 (default), then the voice ADC is not muted. | | 0 | VIF | <b>Voice ADC interface format.</b> A 1-bit value to select the data interface format of the voice ADC. If bit VIF = 1, then mono-channel format; if bit VIF = 0 (default), then $I^2S$ -bus format. | | | | | Table 34: BCK frequency of voice ADC bits | BCK1 | ВСК0 | Function | |------|------|----------------------------| | 0 | 0 | 32f <sub>s</sub> | | 0 | 1 | 64f <sub>s</sub> (default) | | 1 | 0 | 128f <sub>s</sub> | | 1 | 1 | 256f <sub>s</sub> | ### Multichannel audio coder-decoder Table 35: Voice ADC high-pass filter setting bits | VH1 | VH0 | Function | |-----|-----|--------------------------------------------------| | 0 | 0 | high-pass filter off | | 0 | 1 | f <sub>c</sub> = 0.00008f <sub>s</sub> (default) | | 1 | 0 | $f_{c} = 0.0125 f_{s}$ | | 1 | 1 | $f_{c} = 0.025 f_{s}$ | # 11.6 Status output register (read only) Table 36: Status output register (address 0Fh) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|-----|-----|-----|-----|-----| | Symbol | - | - | - | - | - | - | - | - | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | - | - | VS | AS1 | AS0 | DS2 | DS1 | DS0 | Table 37: Description of status output register bits | Bit | Symbol | Description | |---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 6 | - | not used | | 5 | VS | <b>Voice ADC status.</b> A 1-bit value to indicate the hard mute status of the voice ADC. If bit $VS = 1$ , then power-down is ready and the clock may be disabled; if bit $VS = 0$ , then power-down is not ready and the clock should not be disabled. | | 4 | AS1 | <b>ADC 2 status.</b> A 1-bit value to indicate the hard mute status of ADC 2. If bit AS1 = 1, then power-down is ready and the clock may be disabled; if bit AS1 = 0, then power-down is not ready and the clock should not be disabled. | | 3 | AS0 | <b>ADC 1 status.</b> A 1-bit value to indicate the hard mute status of ADC 1. If bit AS0 = 1, then power-down is ready and the clock may be disabled; if bit AS0 = 0, then power-down is not ready and the clock should not be disabled. | | 2 | DS2 | <b>DAC channel 5 and channel 6 status.</b> A 1-bit value to indicate the hard mute status of DAC channel 5 and channel 6. If bit DS2 = 1, then power-down is ready and the clock may be disabled; if bit DS2 = 0, then power-down is not ready and the clock should not be disabled. | | 1 | DS1 | DAC channel 3 and channel 4 status. A 1-bit value to indicate the hard mute status of DAC channel 3 and channel 4. If bit DS1= 1, then power-down is ready and the clock may be disabled; if bit DS1 = 0, then power-down is not ready and the clock should not be disabled. | | 0 | DS0 | <b>DAC channel 1 and channel 2 status.</b> A 1-bit value to indicate the hard mute status of DAC channel 1 and channel 2. If bit DS0 = 1, then power-down is ready and the clock may be disabled; if bit DS0 = 0, then power-down is not ready and the clock should not be disabled. | #### Multichannel audio coder-decoder ## 11.7 DAC channel selection Table 38: DAC channel select register (address 10h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------|------|-----|-----|-----|-----|-----|-----| | Symbol | MIX1 | MIX0 | MC5 | MC4 | MC3 | MC2 | MC1 | MC0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | SEL1 | SEL0 | CS5 | CS4 | CS3 | CS2 | CS1 | CS0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 39: Description of DAC channel select register bits | Bit | Symbol | Description | |----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 14 | MIX[1:0] | <b>DAC mixer setting.</b> A 2-bit value to enable the DAC mixer. Default 00; see <u>Table 40</u> . | | 13 to 8 | MC[5:0] | <b>DAC mixing channel selection.</b> A group of 6 enable bits to make DAC mixing channels ready for receiving feature settings through register address 11H. Only selected registers accept new settings. Default 00 0000 (no channel ready); see <a href="Table 41">Table 41</a> . | | 7 and 6 | SEL[1:0] | <b>Feature selection.</b> A 2-bit value to select the features to be set through register address 11H. When the feature settings are written, only selected feature settings are changed and non selected features are kept unchanged. Default 00; see <u>Table 42</u> . | | 5 to 0 | CS[5:0] | <b>DAC channel selection.</b> A group of 6 enable bits to make DAC channel ready for receiving feature settings through register address 11H. Default 00 0000 (no channel ready); see <u>Table 41</u> . | Table 40: DAC mixer setting bits | MIX1 | MIX0 | Function | |------|------|---------------------| | 0 | 0 | no mixing (default) | | 0 | 1 | no mixing | | 1 | 0 | mixing ADC 1 | | 1 | 1 | mixing ADC 2 | Table 41: DAC channel and mixing channel selection bits | MC5 | MC4 | МС3 | MC2 | MC1 | MC0 | Function | |-----|-----|-----|-----|-----|-----|----------------------------------| | CS5 | CS4 | CS3 | CS2 | CS1 | CS0 | | | 0 | 0 | 0 | 0 | 0 | 1 | channel 1 selected | | : | : | : | : | : | : | | | 0 | 0 | 1 | 0 | 1 | 0 | channel 2 and channel 4 selected | | : | : | : | : | : | : | | | 1 | 1 | 1 | 1 | 1 | 1 | all channels selected | ### Multichannel audio coder-decoder Table 42: Feature selection bits | SEL1 | SEL0 | Function | |------|------|---------------------------------------------------| | 0 | 0 | all features (default) | | 0 | 1 | volume | | 1 | 0 | mute and quick mute | | 1 | 1 | de-emphasis, polarity and input channel selection | # 11.8 DAC features settings Table 43: DAC features register (addresses 11h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------|------|-----|-----|-----|-----|-----|-----| | Symbol | ICS1 | ICS0 | DE2 | DE1 | DE0 | PD | MT | QM | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 44: Description of DAC features register bits | Bit | Symbol | Description | |----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 14 | ICS[1:0] | <b>Input channel selection.</b> A 2-bit value to select the input channels. As the controlled channels are paired off, this 2-bit value must be written to each odd channel register. Default 00; see <u>Table 45</u> . | | 13 to 11 | DE[2:0] | <b>De-emphasis setting.</b> A 3-bit value to enable the digital de-emphasis filter. Default 000; see <u>Table 46</u> . | | 10 | PD | <b>Polarity DAC control.</b> A 1-bit value to control the DAC polarity. If bit PD = 1, then the polarity is inverted; if bit PD = 0 (default), then the polarity is non-inverted. | | 9 | MT | <b>Muting.</b> A 1-bit value to enable the digital mute. All the DAC outputs are muted at start-up. It is necessary to explicitly switch off for the audio output by means of bit MT. If bit MT = 1 (start-up), then muting; if bit MT = 0 (default), then no muting. | | 8 | QM | <b>Quick mute.</b> A 1-bit value to set the quick mute mode. If bit QM = 1 (start-up), then quick mute mode; if bit QM = 0 (default), then soft mute mode. | | 7 to 0 | VC[7:0] | Interpolator volume control. An 8-bit value to program the volume attenuation of each channel. The range is from 0 to $-53$ dB in steps of 0.25 dB, from $-53$ dB to $-80$ dB in steps of 3 dB and $-\infty$ dB. Default 0000 0000; see Table 47. | ### Multichannel audio coder-decoder Table 45: Input channel selection bits | ICS1 | ICS0 | Input to DAC output | |------|------|------------------------------------------------------------------------------------------------| | 0 | 0 | left channel input data to odd channel output; right channel input data to even channel output | | 0 | 1 | left channel input data to odd and even channel outputs | | 1 | 0 | right channel input data to odd and even channel outputs | | 1 | 1 | left channel input data to even channel output; right channel input data to odd channel output | Table 46: De-emphasis bits | DE2 | DE1 | DE0 | Function | |-----|-----|-----|-----------------------------| | 0 | 0 | 0 | no de-emphasis<br>(default) | | 0 | 0 | 1 | de-emphasis of 32 kHz | | 0 | 1 | 0 | de-emphasis of<br>44.1 kHz | | 0 | 1 | 1 | de-emphasis of 48 kHz | | 1 | 0 | 0 | de-emphasis of 96 kHz | | 1 | 0 | 1 | not used | | 1 | 1 | 0 | not used | | 1 | 1 | 1 | not used | Table 47: Interpolator volume control bits | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | Volume (dB) | |-----|-----|-----|-----|-----|-----|-----|-----|-------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 (default) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -0.25 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -0.50 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | -0.75 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | -1.00 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | -1.25 | | : | : | : | : | : | : | : | : | : | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | -53 | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | -56 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | -59 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | -62 | | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | -65 | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | -68 | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | <b>-71</b> | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | <b>-74</b> | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | <b>-77</b> | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | -80 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | -∞ | | : | : | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -∞ | ## 11.9 DAC channel 1 to channel 6 settings All the DAC features which are written in register 11h are copied into the odd channel registers. Table 48: DAC channel 1, 3 and 5 registers (addresses 12h, 14h and 16h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------|------|-----|-----|-----|-----|-----|-----| | Symbol | ICS1 | ICS0 | DE2 | DE1 | DE0 | PD | MT | QM | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All the DAC features which are written in register 11h are copied into the even channel registers, except the bits ICS[1:0]. Table 49: DAC channel 2, 4 and 6 registers (addresses 13h, 15h and 17h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|-----|-----|-----|-----|-----|-----|-----|-----| | Symbol | - | - | DE2 | DE1 | DE0 | PD | MT | QM | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 11.10 DAC mixing channel settings All the DAC features which are written in register 11h are copied into the odd mixing channel registers, except the bits DE[2:0]. Table 50: DAC mixing channel 1, 3 and 5 registers (addresses 18h, 1Ah and 1Ch) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------|------|-----|-----|-----|-----|-----|-----| | Symbol | ICS1 | ICS0 | - | - | - | PD | MT | QM | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All the DAC features which are written in register 11h are copied into the even channel registers, except the bits ICS[1:0] and DE[2:0]. Multichannel audio coder-decoder | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|-----|-----|-----|-----|-----|-----|-----|-----| | Symbol | - | - | - | - | - | PD | MT | QM | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | VC7 | VC6 | VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 11.11 Audio ADC 1 and ADC 2 input amplifier gain settings Table 52: Audio ADC input amplifier gain register (address 20h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|----|----|----|----|-----|-----|-----|-----| | Symbol | - | - | - | - | IB3 | IB2 | IB1 | IB0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | - | - | - | - | IA3 | IA2 | IA1 | IA0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 53: Description of audio ADC input amplifier gain register bits | Bit | Symbol | Description | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 12 | - | default 0000 | | 11 to 8 | IB[3:0] | <b>Audio ADC 2 input amplifier gain.</b> A 4-bit value to program the input amplifier gain in steps of 3 dB (9 settings). Default 0000; see <u>Table 54</u> . | | 7 to 4 | - | default 0000 | | 3 to 0 | IA[3:0] | <b>Audio ADC 1 input amplifier gain.</b> A 4-bit value to program the input amplifier gain in steps of 3 dB (9 settings). Default 0000; see <u>Table 54</u> . | Table 54: Audio ADC input amplifier gain bits | IA3 | IA2 | IA1 | IA0 | Gain (dB) | |-----|-----|-----|-----|-------------| | IB3 | IB2 | IB1 | IB0 | | | 0 | 0 | 0 | 0 | 0 (default) | | 0 | 0 | 0 | 1 | +3 | | 0 | 0 | 1 | 0 | +6 | | 0 | 0 | 1 | 1 | +9 | | 0 | 1 | 0 | 0 | +12 | | 0 | 1 | 0 | 1 | +15 | | 0 | 1 | 1 | 0 | +18 | | 0 | 1 | 1 | 1 | +21 | | 1 | 0 | 0 | 0 | +24 | #### Multichannel audio coder-decoder ## 11.12 Voice ADC gain settings Table 55: Voice ADC input amplifier gain register (address 21h) | | | | | 3 | | , | | | |------------------|----|----|----|-----|-----|-----|-----|-----| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Symbol | - | - | - | - | - | - | - | - | | Reset<br>default | - | - | - | - | - | - | - | - | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | - | - | - | IV4 | IV3 | IV2 | IV1 | IV0 | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 56: Description of voice ADC input amplifier gain register bits | Bit | Symbol | Description | |---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 8 | - | not used | | 7 to 5 | - | default 000 | | 4 to 0 | IV[4:0] | <b>Voice ADC input amplifier gain.</b> A 5-bit value to program the voice amplifier gain in steps of 1.5 dB (21 settings). Default 0 0000; see <u>Table 57</u> . | Table 57: Voice ADC input amplifier gain bits | IV4 | IV3 | IV2 | IV1 | IV0 | Gain (dB) | |-----|-----|-----|-----|-----|-------------| | 0 | 0 | 0 | 0 | 0 | 0 (default) | | 0 | 0 | 0 | 0 | 1 | +1.5 | | 0 | 0 | 0 | 1 | 0 | +3 | | 0 | 0 | 0 | 1 | 1 | +4.5 | | 0 | 0 | 1 | 0 | 0 | +6 | | 0 | 0 | 1 | 0 | 1 | +7.5 | | : | : | : | : | : | : | | 1 | 0 | 0 | 1 | 1 | +28.5 | | 1 | 0 | 1 | 0 | 0 | +30 | | : | : | : | : | : | not used | | 1 | 1 | 1 | 1 | 1 | not used | ## 11.13 Supplemental settings 1 Table 58: Supplemental settings 1 register (address 30h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|-----|----|----|----|----|----|---|---| | Symbol | - | - | - | - | - | - | - | - | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | PDT | - | - | - | - | - | - | - | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Multichannel audio coder-decoder Table 59: Description of supplemental settings 1 register bits | Bit | Symbol | Description | |---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 8 | - | default 0000 0000 | | 7 | PDT | <b>Power-down time.</b> A 1-bit value to select the time of the SDAC power-down sequence. If bit PDT = 1, then $1024/f_s$ seconds; if bit PDT = 0 (default), then $512/f_s$ seconds. | | 6 to 0 | - | default 000 0000 | ## 11.14 Supplemental settings 2 Table 60: Supplemental settings 2 register (address 31h) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|----|-------|-------|-------|----|----|------|-------| | Symbol | - | - | - | - | - | - | - | - | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | - | DITH2 | DITH1 | DITH0 | - | - | VMTP | PDLNA | | Reset<br>default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 61: Description of supplemental settings 2 register bits | Bit | Symbol | Description | |---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 7 | - | default 0000 0000 0 | | 6 to 4 | DITH[2:0] | <b>DAC dither control.</b> A 3-bit value to control the dithering of the SDAC. Default 000; see <u>Table 62</u> . | | 3 to 2 | - | default 00 | | 1 | VMTP | <b>Voice mute period control.</b> A 1-bit value to select the voice ADC mute period at power-up. If bit VMTP = 1, then mute for 1024 samples $(1024/f_s)$ ; if bit VMTP = 0 (default), then mute for 2048 samples $(2048/f_s)$ . | | 0 | PDLNA | <b>Power-down voice LNA.</b> A 1-bit value to power-down the voice ADC LNA. It should be noted that disabling the LNA requires a recovery time defined by the external RC circuit. If bit PDNLA = 1, then power-down; if bit PDNLA = 0 (default), then power-on. | Table 62: DAC dither control bits | DITH2 | DITH1 | DITH0 | Function | |-------|-------|-------|-----------------------------------| | 0 | 0 | 0 | DC dither (MID-level);<br>default | | 0 | 0 | 1 | reserved | | 0 | 1 | 0 | reserved | | 0 | 1 | 1 | reserved | | 1 | 0 | 0 | DC dither (LOW-level) | | 1 | 0 | 1 | DC plus AC dither (LOW-level) | | 1 | 1 | 0 | DC dither (HIGH-level) | | 1 | 1 | 1 | DC plus AC dither (HIGH-level) | 9397 750 14389 ## 12. Limiting values Table 63: Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | | Min. | Max. | Unit | |------------------|---------------------------------|------------|------------|-------|-------|------| | $V_{DD}$ | supply voltage | | <u>[1]</u> | - | 4.0 | V | | $T_{xtal(max)}$ | maximum crystal temperature | | | - | 150 | °C | | T <sub>stg</sub> | storage temperature | | | -65 | +125 | °C | | T <sub>amb</sub> | operating ambient temperature | | | -20 | +85 | °C | | V <sub>esd</sub> | electrostatic discharge voltage | | [2] | -2000 | +2000 | V | | | | | [3] | -200 | +200 | V | <sup>[1]</sup> All supply connections must be made to the same power supply. ## 13. Thermal characteristics Table 64: Thermal characteristics | Symbol | Parameter | Conditions | Value | Unit | |---------------|---------------------------------------------|-------------|-------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 85 | K/W | <sup>[2]</sup> Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$ series resistor. <sup>[3]</sup> Equivalent to discharging a 200 pF capacitor via a 0.75 $\mu H$ series inductor. **Table 65: DC characteristics** $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V}; T_{amb} = 25 \,^{\circ}\text{C}; R_L = 22 \,\text{k}\Omega;$ all voltages referenced to ground (pins $V_{SS}$ ); unless otherwise specified. | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------|-----------------------------------------------------------------------|------------|--------------------------|-------------------------|--------------------------|------| | Supplies | T di dilliotol | Conditions | | | . ) [ | ······· | Oint | | V <sub>DDA(AD)</sub> | ADC analog supply voltage | | [1] | 2.7 | 3.3 | 3.6 | V | | V <sub>DDA(DA)</sub> | DAC analog supply voltage | | <u>[1]</u> | 2.7 | 3.3 | 3.6 | V | | $V_{DDD}$ | digital supply voltage | | <u>[1]</u> | 2.7 | 3.3 | 3.6 | V | | I <sub>DDA(AD)</sub> | ADC analog supply | f <sub>ADC</sub> = 48 kHz | | - | 30 | - | mΑ | | | current | f <sub>ADC</sub> = 96 kHz | | - | 31 | - | mΑ | | I <sub>DDA(DA)</sub> | DAC analog supply | $f_{DAC} = 48 \text{ kHz}$ | | - | 20 | - | mΑ | | | current | f <sub>DAC</sub> = 96 kHz | | - | 32 | - | mΑ | | I <sub>DDD</sub> | digital supply current | $f_{ADC} = f_{DAC} = 48 \text{ kHz};$<br>$f_{VOICE} = 48 \text{ kHz}$ | | - | 31 | - | mA | | | | $f_{ADC} = f_{DAC} = 96 \text{ kHz};$<br>$f_{VOICE} = 48 \text{ kHz}$ | | - | 55 | - | mA | | I <sub>DDD(pd)</sub> | digital supply current in Power-down mode | audio and voice ADCs power-down | | - | 18 | - | mA | | | | DAC power-down | | - | 14 | - | mΑ | | Digital input | pins (5 V tolerant TTL co | mpatible) | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | | 2.0 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | 0.8 | V | | ILI | input leakage current | | | - | - | 1 | μΑ | | C <sub>i</sub> | input capacitance | | | - | - | 10 | pF | | Digital outpu | ut pins | | | | | | | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -2 \text{ mA}$ | | $0.85V_{DDD}$ | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | $I_{OL} = 2 \text{ mA}$ | | - | - | 0.4 | V | | Analog-to-di | igital converter | | | | | | | | $V_{ref}$ | reference voltage on pin V <sub>ref</sub> | with respect to V <sub>SSA(AD)</sub> | | 0.45V <sub>DDA(AD)</sub> | 0.5V <sub>DDA(AD)</sub> | 0.55V <sub>DDA(AD)</sub> | V | | V <sub>ADCP</sub> | positive reference voltage of ADC | | | - | V <sub>DDA(AD)</sub> | - | V | | V <sub>ADCN</sub> | negative reference voltage of ADC | | | 0.0 | 0.0 | 0.0 | V | | R <sub>o</sub> | output resistance on pin V <sub>ref</sub> | | | - | 5 | - | kΩ | | R <sub>i(ADC)</sub> | input resistance of audio ADC | | | - | 10 | - | kΩ | Table 65: DC characteristics...continued $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V; } T_{amb} = 25 \,^{\circ}\text{C; } R_L = 22 \text{ k}\Omega; \text{ all voltages referenced to ground (pins } V_{SS}); \text{ unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------|-------------------------------|------------|------|------|------|------| | $R_{i(VADC)} \\$ | input resistance of voice ADC | | - | 5 | - | kΩ | | Digital-to-ar | nalog converter | | | | | | | $R_L$ | load resistance | | 4 | - | - | kΩ | | R <sub>o</sub> | output resistance | | - | 1 | - | kΩ | <sup>[1]</sup> All supply connections must be made to the same power supply unit. ## 15. Dynamic characteristics #### **Table 66: AC characteristics** $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V; } f_i = 1 \text{ kHz; } T_{amb} = 25 \,^{\circ}\text{C; } R_L = 22 \,^{\circ}\text{k}\Omega;$ sampling frequency $f_s = 48 \,^{\circ}\text{kHz; all voltages}$ referenced to ground (pins $V_{SS}$ ); unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------|------------------------------------------|--------------------------------|-------------|------|------|------| | Audio analo | g-to-digital converter | | | | | | | D <sub>0</sub> | digital output level | at 0 dB setting; 900 mV input | [1][2] -2.5 | -1.2 | -0.7 | dB | | | | at 3 dB setting; 637 mV input | [2] - | -1.2 | - | dB | | | | at 6 dB setting; 451 mV input | [2] - | -1.2 | - | dB | | | | at 9 dB setting; 319 mV input | [2] - | -1.2 | - | dB | | | | at 12 dB setting; 226 mV input | [2] _ | -1.2 | - | dB | | | | at 15 dB setting; 160 mV input | [2] - | -1.2 | - | dB | | | | at 18 dB setting; 113 mV input | [2] - | -1.2 | - | dB | | | | at 21 dB setting; 80 mV input | [2] _ | -1.2 | - | dB | | | | at 24 dB setting; 57 mV input | [2] - | -1.2 | - | dB | | $\Delta V_i$ | input voltage unbalance between channels | | - | 0.1 | - | dB | Multichannel audio coder-decoder Table 66: AC characteristics...continued $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V; } f_i = 1 \text{ kHz; } T_{amb} = 25 \,^{\circ}\text{C; } R_L = 22 \,^{\circ}\text{k}\Omega;$ sampling frequency $f_s = 48 \,^{\circ}\text{kHz; all voltages}$ referenced to ground (pins $V_{SS}$ ); unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------|------------------------------------------------------|------|------------|------|------| | (THD + N)/S | total harmonic | normal mode; at -1 dBFS | | | | | | | distortion-plus-noise to signal ratio | at 0 dB setting | - | -90 | -83 | dB | | | Tallo | at 3 dB setting | - | -90 | - | dB | | | | at 6 dB setting | - | -90 | - | dB | | | | at 9 dB setting | - | -90 | - | dB | | | | at 12 dB setting | - | -90 | - | dB | | | | at 15 dB setting | - | -89 | - | dB | | | | at 18 dB setting | - | -87 | - | dB | | | | at 21 dB setting | - | -85 | - | dB | | | | at 24 dB setting | - | -83 | - | dB | | | | normal mode; at<br>–60 dBFS; A-weighted | | | | | | | | at 0 dB setting | - | -40 | -34 | dB | | | | at 3 dB setting | - | -40 | - | dB | | | | at 6 dB setting | - | -40 | - | dB | | | | at 9 dB setting | - | -39 | - | dB | | | | at 12 dB setting | - | -38 | - | dB | | | | at 15 dB setting | - | -37 | - | dB | | | | at 18 dB setting | - | -35 | - | dB | | | | at 21 dB setting | - | -32 | - | dB | | | | at 24 dB setting | - | -30 | - | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | 94 | 100 | - | dB | | $\alpha_{cs}$ | channel separation | | - | 100 | - | dB | | Voice analog-t | o-digital converter | | | | | | | V <sub>i(rms)</sub> | input voltage (RMS value) | at 0 dBFS digital output;<br>2.2 kΩ source impedance | - | 50.0 | - | mV | | (THD + N)/S | total harmonic | at -1 dBFS | - | <b>-78</b> | - | dB | | | distortion-plus-noise to signal ratio | at -20 dBFS | - | -65 | - | dB | | | TailO | at -40 dBFS; A-weighted | - | -47 | - | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | - | 87 | - | dB | | Digital-to-anal | og converter | | | | | | | Differential mod | de | | | | | | | V <sub>o(rms)</sub> | output voltage (RMS value) | at 0 dBFS digital input | 1.9 | 2.0 | 2.1 | V | | $\Delta V_{o}$ | output voltage unbalance between channels | | - | <0.1 | - | dB | | (THD + N)/S | total harmonic | at 0 dBFS | - | -100 | -93 | dB | | | distortion-plus-noise to signal | at -20 dBFS | - | -90 | - | dB | | | ratio | at -60 dBFS; A-weighted | - | -50 | -45 | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | 107 | 114 | - | dB | | $\alpha_{cs}$ | channel separation | | - | 117 | - | dB | 9397 750 14389 © Koninklijke Philips Electronics N.V. 2005. All rights reserved. $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = 3.3 \text{ V; } f_i = 1 \text{ kHz; } T_{amb} = 25 \,^{\circ}\text{C; } R_L = 22 \,^{\circ}\text{k}\Omega;$ sampling frequency $f_s = 48 \,^{\circ}\text{kHz; all voltages}$ referenced to ground (pins $V_{SS}$ ); unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------|------------------------------------------------------------|-------------------------|------|------|------|------| | Single-ended m | node | | | | | | | $V_{o(rms)}$ | output voltage (RMS value) | at 0 dBFS digital input | - | 1.0 | - | V | | $\Delta V_{o}$ | output voltage unbalance between channels | | - | <0.1 | - | dB | | (THD + N)/S | total harmonic<br>distortion-plus-noise to signal<br>ratio | at 0 dBFS | - | -90 | - | dB | | | | at -20 dBFS | - | -85 | - | dB | | | | at -60 dBFS; A-weighted | - | -45 | - | dB | | S/N | signal-to-noise ratio | code = 0; A-weighted | - | 110 | - | dB | | $\alpha_{cs}$ | channel separation | | - | 114 | - | dB | <sup>[1]</sup> The input voltage can be up to 2 V (RMS) when the current through the ADC input pin is limited to approximately 1 mA by using a series resistor. ## 16. Timing Table 67: Timing $V_{DDD} = V_{DDA(AD)} = V_{DDA(AD)} = 2.7 \text{ V to } 3.6 \text{ V}; T_{amb} = -20 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}; \text{ typical timing specified at sampling frequency } f_s = 48 \text{ kHz}; \text{ unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------------|-------------------------------------|--------------------------------|-----------------------|------|------------------|------| | System clo | ock; see <u>Figure 16</u> | | | | | | | T <sub>sys</sub> | system clock cycle time | | <u>[1]</u> | | | | | | | $f_{sys} = 256f_s$ | 35 | 81 | 780 | ns | | | | $f_{sys} = 384f_s$ | 23 | 54 | 520 | ns | | | | $f_{sys} = 512f_s$ | 17 | 41 | 390 | ns | | | | $f_{sys} = 768f_s$ | 17 | 27 | 260 | ns | | $t_{CWL}$ | system clock LOW time | $f_{sys}$ < 19.2 MHz | $0.3T_{\rm sys}$ | - | $0.7T_{\rm sys}$ | ns | | | | $f_{sys} \ge 19.2 \text{ MHz}$ | $0.4T_{\rm sys}$ | - | $0.6T_{\rm sys}$ | ns | | $t_{\text{CWH}}$ | system clock HIGH time | $f_{sys}$ < 19.2 MHz | $0.3T_{\rm sys}$ | - | $0.7T_{\rm sys}$ | ns | | | | $f_{sys} \ge 19.2 \text{ MHz}$ | $0.4T_{\mathrm{sys}}$ | - | $0.6T_{\rm sys}$ | ns | | I <sup>2</sup> S-bus into | erface | | | | | | | Serial data | of audio ADC and DAC; see Figure 17 | 7 | | | | | | f <sub>BCK</sub> | audio bit clock frequency | | [2] _ | - | 12.8 | MHz | | T <sub>cy(BCK)</sub> | BCK cycle time | | - | - | 78 | ns | | t <sub>BCKH</sub> | bit clock HIGH time | | 30 | - | - | ns | | t <sub>BCKL</sub> | bit clock LOW time | | 30 | - | - | ns | | t <sub>r</sub> | rise time | | - | - | 20 | ns | | t <sub>f</sub> | fall time | | - | - | 20 | ns | | t <sub>su(WS)</sub> | word select set-up time | | 10 | - | - | ns | | t <sub>h(WS)</sub> | word select hold time | | 10 | - | - | ns | | t <sub>su(DATAI)</sub> | data input set-up time | | 10 | - | - | ns | 9397 750 14389 © Koninklijke Philips Electronics N.V. 2005. All rights reserved. <sup>[2]</sup> The input voltage to the ADC scales proportionally with the power supply voltage. Table 67: Timing...continued $V_{DDD} = V_{DDA(AD)} = V_{DDA(AD)} = 2.7 \text{ V to } 3.6 \text{ V}; T_{amb} = -20 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}; \text{ typical timing specified at sampling frequency } f_{s} = 48 \text{ kHz}; \text{ unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------------|------------------------------------------------------|--------------|-------|------|------|------| | t <sub>h(DATAI)</sub> | data input hold time | | 10 | - | - | ns | | t <sub>h(DATAO)</sub> | data output hold time | | 0 | - | - | ns | | t <sub>d(DATAO-BCK)</sub> | data output to bit clock delay | | - | - | 30 | ns | | t <sub>d(DATAO-WS)</sub> | data output to word select delay | | - | - | 30 | ns | | Serial data of | voice ADC | | | | | | | f <sub>BCKV</sub> | voice bit clock frequency | | [2] _ | - | 6.4 | MHz | | T <sub>cy(BCKV)</sub> | BCKV cycle time | | - | - | 156 | ns | | t <sub>BCKVH</sub> | bit clock HIGH time | | 50 | - | - | ns | | t <sub>BCKVL</sub> | bit clock LOW time | | 50 | - | - | ns | | t <sub>r</sub> | rise time | | - | - | 20 | ns | | t <sub>f</sub> | fall time | | - | - | 20 | ns | | t <sub>su(WSV)</sub> | word select set-up time | | 10 | - | - | ns | | t <sub>h(WSV)</sub> | word select hold time | | 10 | - | - | ns | | t <sub>h(DATAV)</sub> | data output hold time | | 0 | - | - | ns | | t <sub>d(DATAV-BCKV)</sub> | data output to bit clock delay | | - | - | 30 | ns | | t <sub>d(DATAV-WSV)</sub> | data output to word select delay | | - | - | 30 | ns | | t <sub>d(WSV-BCKV)</sub> | word select to bit clock delay | WSV-out mode | -30 | - | +30 | ns | | <u> </u> | ace; see Figure 18 and 19 | | | | | | | L3CLOCK tim | ing | | | | | | | f <sub>cy(CLK)L3</sub> | L3CLK frequency | | - | - | 2000 | kHz | | T <sub>cy(CLK)L3</sub> | L3CLOCK cycle time | | 500 | - | - | ns | | t <sub>CLK(L3)H</sub> | L3CLOCK HIGH time | | 250 | - | - | ns | | t <sub>CLK(L3)L</sub> | L3CLOCK LOW time | | 250 | - | - | ns | | L3MODE timi | ng | | | | | | | t <sub>su(L3)A</sub> | L3MODE set-up time in address mode | | 190 | - | - | ns | | t <sub>h(L3)A</sub> | L3MODE hold time in address mode | | 190 | - | - | ns | | t <sub>su(L3)D</sub> | L3MODE set-up time in data transfer mode | | 190 | - | - | ns | | t <sub>h(L3)D</sub> | L3MODE hold time in data transfer mode | | 190 | - | - | ns | | t <sub>stp(L3)</sub> | L3MODE stop time in data transfer mode | | 190 | - | - | ns | | L3DATA timin | g | | | | | | | t <sub>su(L3)DA</sub> | L3DATA set-up time in data transfer and address mode | | 190 | - | - | ns | | t <sub>h(L3)DA</sub> | L3DATA hold time in data transfer and address mode | | 30 | - | - | ns | | t <sub>d(L3)R</sub> | L3DATA delay time for read data | | 0 | - | 50 | ns | | t <sub>dis(L3)R</sub> | L3DATA disable time for read data | | 0 | | 50 | ns | $V_{DDD} = V_{DDA(AD)} = V_{DDA(AD)} = 2.7 \text{ V to } 3.6 \text{ V}; T_{amb} = -20 \,^{\circ}\text{C} \text{ to } +85 \,^{\circ}\text{C}; \text{ typical timing specified at sampling frequency } f_s = 48 \,\text{kHz}; \text{ unless otherwise specified.}$ | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Unit | |---------------------------|------------------------------------------------|------------|-----|------------------------|------|------|------| | I <sup>2</sup> C-bus inte | rface timing; see Figure 20 | | | | | | | | SCL timing | | | | | | | | | f <sub>SCL</sub> | SCL clock frequency | | | 0 | - | 400 | kHz | | t <sub>LOW</sub> | SCL LOW time | | | 1.3 | - | - | μs | | t <sub>HIGH</sub> | SCL HIGH time | | | 0.6 | - | - | μs | | t <sub>r</sub> | rise time SDA and SCL | | [3] | 20 + 0.1C <sub>b</sub> | - | 300 | ns | | t <sub>f</sub> | fall time SDA and SCL | | [3] | 20 + 0.1C <sub>b</sub> | - | 300 | ns | | SDA timing | | | | | | | | | t <sub>BUF</sub> | bus free time between STOP and START condition | | | 1.3 | - | - | μs | | t <sub>SU;STA</sub> | set-up time repeated START | | | 0.6 | - | - | μs | | t <sub>HD;STA</sub> | hold time START condition | | | 0.6 | - | - | μs | | t <sub>SU;DAT</sub> | data set-up time | | | 100 | - | - | ns | | t <sub>HD;DAT</sub> | data hold time | | | 0 | - | - | μs | | t <sub>SU;STO</sub> | set-up time STOP condition | | | 0.6 | - | - | μs | | t <sub>SP</sub> | pulse width of spikes | | [4] | 0 | - | 50 | ns | | C <sub>b</sub> | capacitive load for each bus line | | | - | - | 400 | pF | - [1] The system clock should not exceed 58 MHz in any mode. - [2] The bit clock frequency should not exceed 256 times the corresponding sampling frequency. - [3] $C_b$ is the total capacitance for each bus line. - [4] To be suppressed by the input filter. #### Multichannel audio coder-decoder Multichannel audio coder-decoder ## 17. Test information ### 17.1 Quality information The General Quality Specification for Integrated Circuits, SNW-FQ-611 is applicable. ## 18. Package outline #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|-------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT307-2 | | | | | <del>97-08-01</del><br>03-02-25 | Fig 21. Package outline SOT307-2 (QFP44) 9397 750 14389 © Koninklijke Philips Electronics N.V. 2005. All rights reserved. 19. Handling information Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe, it is desirable to take normal precautions appropriate to handling integrated circuits. ## 20. Soldering ### 20.1 Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. ### 20.2 Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept: - below 225 °C (SnPb process) or below 245 °C (Pb-free process) - for all BGA, HTSSON..T and SSOP..T packages - for packages with a thickness ≥ 2.5 mm - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages. - below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages. Moisture sensitivity precautions, as indicated on packing, must be respected at all times. ### 20.3 Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: Multichannel audio coder-decoder - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ## 20.4 Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to $300\,^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270 °C and 320 °C. #### 20.5 Package related soldering information Table 68: Suitability of surface mount IC packages for wave and reflow soldering methods | Package [1] | Soldering method | | | | |--------------------------------------------------------------------------------------|-------------------------|--------------|--|--| | | Wave | Reflow [2] | | | | BGA, HTSSONT 3, LBGA, LFBGA, SQFP, SSOPT 3, TFBGA, VFBGA, XSON | not suitable | suitable | | | | DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable [4] | suitable | | | | PLCC [5], SO, SOJ | suitable | suitable | | | | LQFP, QFP, TQFP | not recommended [5] [6] | suitable | | | | SSOP, TSSOP, VSO, VSSOP | not recommended [7] | suitable | | | | CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup> | not suitable | not suitable | | | <sup>[1]</sup> For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office. **UDA1338H Philips Semiconductors** #### Multichannel audio coder-decoder - [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods. - [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible. - These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. - If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. - Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request. - Hot bar soldering or manual soldering is suitable for PMFP packages. # 21. Revision history ### Table 69: Revision history | Document ID | Release date | Data sheet status | Change notice | Doc. number | Supersedes | |----------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------|----------------| | UDA1338H_3 | 20050216 | Product data sheet | - | 9397 750 14389 | UDA1338H_2 | | Modifications: | <ul><li>information</li><li>Values cha</li><li>Values cha</li></ul> | t of this data sheet has be<br>n standards of Philips Ser<br>anged in <u>Table 1</u><br>anged in <u>Table 65</u><br>oved from <u>Table 66</u> | - | comply with new pre | esentation and | | UDA1338H_2 | 021121 | Preliminary specification | - | 9397 750 10089 | UDA1338H_1 | | UDA1338H_1 | 020523 | Preliminary specification | - | 9397 750 09319 | - | | Level | Data sheet status [1] | Product status [2] [3] | Definition | |-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### 23. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### 24. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### 25. Contact information For additional information, please visit: <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a> For sales office addresses, send an email to: <a href="mailto:sales.addresses@www.semiconductors.philips.com">sales.addresses@www.semiconductors.philips.com</a> #### Multichannel audio coder-decoder ### 26. Contents | 1 | General description | 10.12 | Read cycle | 22 | |-------|---------------------------------------------------|-------|-----------------------------------------|----| | 2 | Features | 11 | Register mapping | 23 | | 2.1 | General | 11.1 | Address mapping | | | 2.2 | Multiple format data interface 2 | 11.2 | Register mapping | | | 2.3 | Digital sound processing 2 | 11.3 | System settings | | | 2.4 | Advanced audio configuration 2 | 11.4 | Audio ADC and DAC subsystem settings | | | 3 | Applications 2 | 11.5 | Voice ADC system settings | | | 4 | Quick reference data | 11.6 | Status output register (read only) | | | - | | 11.7 | DAC channel selection | | | 5 | Ordering information | 11.8 | DAC features settings | 33 | | 6 | Block diagram 4 | 11.9 | DAC channel 1 to channel 6 settings | | | 7 | Pinning information 5 | 11.10 | DAC mixing channel settings | 35 | | 7.1 | Pinning | 11.11 | Audio ADC 1 and ADC 2 input amplifier | | | 7.2 | Pin description 5 | | gain settings | | | 8 | Functional description 7 | 11.12 | Voice ADC gain settings | | | 8.1 | System clock | 11.13 | Supplemental settings 1 | | | 8.2 | Audio analog-to-digital converter (audio ADC) . 8 | 11.14 | Supplemental settings 2 | 38 | | 8.3 | Voice analog-to-digital converter (voice ADC) . 8 | 12 | Limiting values | 39 | | 8.4 | Decimation filter of audio ADC 8 | 13 | Thermal characteristics | 39 | | 8.5 | Decimation filter of voice ADC 9 | 14 | Static characteristics | 40 | | 8.6 | Interpolation filter of DAC 9 | 15 | Dynamic characteristics | | | 8.7 | Noise shaper of DAC 9 | | | | | 8.8 | Digital mixer 9 | 16 | Timing | | | 8.9 | Audio digital-to-analog converters 10 | 17 | Test information | | | 8.10 | Power-on reset | 17.1 | Quality information | | | 8.11 | Audio digital interface | 18 | Package outline | 48 | | 8.12 | Voice digital interface | 19 | Handling information | 49 | | 8.13 | DSD mode | 20 | Soldering | 49 | | 8.14 | Microcontroller interface mode 15 | 20.1 | Introduction to soldering surface mount | | | 9 | L3-bus interface | | packages | 49 | | 9.1 | General | 20.2 | Reflow soldering | | | 9.2 | Device addressing | 20.3 | Wave soldering | | | 9.3 | Register addressing | 20.4 | Manual soldering | | | 9.4 | Data write mode | 20.5 | Package related soldering information | | | 9.5 | Data read mode | 21 | Revision history | | | 10 | I <sup>2</sup> C-bus interface 19 | 22 | Data sheet status | | | 10.1 | General | 23 | Definitions | | | 10.2 | Characteristics of the I <sup>2</sup> C-bus | - | | | | 10.3 | Bit transfer | 24 | Disclaimers | | | 10.4 | Byte transfer | 25 | Contact information | 53 | | 10.5 | Data transfer | | | | | 10.6 | Start and stop conditions 20 | | | | | 10.7 | Acknowledgment 20 | | | | | 10.8 | Device address | | | | | 10.9 | Register address | | | | | 10.10 | Write and read data | | | | | 10.11 | Write cycle | | | | #### © Koninklijke Philips Electronics N.V. 2005 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 16 February 2005 Document number: 9397 750 14389